Authors
Ming-Ting Tsai, Dan Chen, Ching-Jan Chen, Chen-Hua Chiu, Wei-Hsu Chang
Publication date
2010/6/21
Conference
The 2010 International Power Electronics Conference-ECCE ASIA-
Pages
881-887
Publisher
IEEE
Description
A current-balancing loop is often used in a voltage-mode multiphase interleaved voltage regulator (VR). It serves not only to balance the phase current but also to suppress the beat-frequency phase current oscillation in driving high-frequency dynamic loads such as recent central processing units (CPUs). In this paper, models were developed to predict the control characteristics of both the functions mentioned above. Two loop gain expressions were developed, one from the perspective of current balancing and the other from the perspective of suppressing beat-frequency oscillation. Based on the modeling results, a design guideline for current-loop compensation was proposed for balancing phase current and suppressing beat-frequency oscillation.
Total citations
201220132014201520162017201820192020202120222023202411242112
Scholar articles
MT Tsai, D Chen, CJ Chen, CH Chiu, WH Chang - The 2010 International Power Electronics Conference …, 2010