Authors
Sameh Asaad, Ralph Bellofatto, Bernard Brezzo, Chuck Haymes, Mohit Kapur, Benjamin Parker, Thomas Roewer, Proshanta Saha, Todd Takken, José Tierno
Publication date
2012/2/22
Book
Proceedings of the ACM/SIGDA international symposium on Field Programmable Gate Arrays
Pages
153-162
Description
Software based tools for simulation are not keeping up with the demands for increased chip and system design complexity. In this paper, we describe a cycle-accurate and cycle-reproducible large-scale FPGA platform that is designed from the ground up to accelerate logic verification of the Bluegene/Q compute node ASIC, a multi-processor SOC implemented in IBM's 45 nm SOI CMOS technology. This paper discusses the challenges for constructing such large-scale FPGA platforms, including design partitioning, clocking & synchronization, and debugging support, as well as our approach for addressing these challenges without sacrificing cycle accuracy and cycle reproducibility. The resulting fullchip simulation of the Bluegene/Q compute node ASIC runs at a simulated processor clock speed of 4 MHz, over 100,000 times faster than the logic level software simulation of the same design. The vast increase in …
Total citations
20122013201420152016201720182019202020212022202320244141014777446663
Scholar articles
S Asaad, R Bellofatto, B Brezzo, C Haymes, M Kapur… - Proceedings of the ACM/SIGDA international …, 2012