Authors
Andreas Oetken, Stefan Wildermann, Jurgen Teich, Dirk Koch
Publication date
2010/8/31
Conference
2010 International Conference on Field Programmable Logic and Applications
Pages
234-239
Publisher
IEEE
Description
This paper proposes an FPGA-based System-on-Chip (SoC) architecture with support for dynamic runtime reconfiguration. The SoC is divided into two parts, the static embedded CPU sub-system and the dynamically reconfigurable part. An additional bus system connects the embedded CPU sub-system with modules within the dynamic area, offering a flexible way to communicate among all SoC components. This makes it possible to implement a reconfigurable design with support for free module placement. An enhanced memory access method is included for high-speed access to an external memory. The dynamic part includes a streaming technology which implements a direct connection between reconfigurable modules. The paper describes the architecture and shows the advantages in a smart camera case study.
Total citations
200920102011201220132014201520162017201820192020202120222023136710964352111
Scholar articles
A Oetken, S Wildermann, J Teich, D Koch - 2010 International Conference on Field Programmable …, 2010