Authors
Petru Eles, Alex Doboli, Paul Pop, Zebo Peng
Publication date
2000/10
Journal
IEEE Transactions on Very Large Scale Integration (VLSI) Systems
Volume
8
Issue
5
Pages
472-491
Publisher
IEEE
Description
In this paper, we concentrate on aspects related to the synthesis of distributed embedded systems consisting of programmable processors and application-specific hardware components. The approach is based on an abstract graph representation that captures, at process level, both dataflow and the flow of control. Our goal is to derive a worst case delay by which the system completes execution, such that this delay is as small as possible; to generate a logically and temporally deterministic schedule; and to optimize parameters of the communication protocol such that this delay is guaranteed. We have further investigated the impact of particular communication infrastructures and protocols on the overall performance and, specially, how the requirements of such an infrastructure have to be considered for process and communication scheduling. Not only do particularities of the underlying architecture have to be …
Total citations
200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202424819151851110711131087495221251
Scholar articles
P Eles, A Doboli, P Pop, Z Peng - IEEE Transactions on Very Large Scale Integration …, 2000