Authors
Isaac Liu, Jan Reineke, David Broman, Michael Zimmer, Edward A Lee
Publication date
2012/9/30
Conference
2012 IEEE 30th international conference on computer design (ICCD)
Pages
87-93
Publisher
IEEE
Description
We contend that repeatability of execution times is crucial to the validity of testing of real-time systems. However, computer architecture designs fail to deliver repeatable timing, a consequence of aggressive techniques that improve average-case performance. This paper introduces the Precision-Timed ARM (PTARM), a precision-timed (PRET) microarchitecture implementation that exhibits repeatable execution times without sacrificing performance. The PTARM employs a repeatable thread-interleaved pipeline with an exposed memory hierarchy, including a repeatable DRAM controller. Our benchmarks show an improved throughput compared to a single-threaded in-order five-stage pipeline, given sufficient parallelism in the software.
Total citations
2012201320142015201620172018201920202021202220232024212161911161010147531
Scholar articles
I Liu, J Reineke, D Broman, M Zimmer, EA Lee - 2012 IEEE 30th international conference on computer …, 2012