Authors
Ankur Agrawal, John F Bulzacchelli, Timothy O Dickson, Yong Liu, Jose A Tierno, Daniel J Friedman
Publication date
2012/10/8
Journal
IEEE journal of solid-state circuits
Volume
47
Issue
12
Pages
3220-3231
Publisher
IEEE
Description
This paper presents the design of a 19-Gb/s serial link receiver with both 4-tap feed-forward equalizer (FFE) and 5-tap decision-feedback equalizer (DFE), thereby making the equalization system self-contained in the receiver. This design extends existing power-efficient DFEs based on current-integrating summers and adds FFE functionality to the DFE circuit infrastructure for an efficient implementation. Key techniques for implementing receive-side FFE are: the use of multiphase quarter-rate sample-and-hold circuits for generating multiple time-shifted input data signals, time-based analog multiplication for FFE coefficient weighting, and a merged FFE/DFE summer. The receiver test chip, implemented in a 45-nm silicon-on-insulator (SOI) CMOS technology, occupies 0.07 mm 2 and has a power efficiency of 6.2 mW/Gb/s at 19 Gb/s. Step-reponse characterization of the receiver demonstrates accurate FFE …
Total citations
20122013201420152016201720182019202020212022202320244717151014712411662
Scholar articles
A Agrawal, JF Bulzacchelli, TO Dickson, Y Liu… - IEEE journal of solid-state circuits, 2012