Authors
Timothy O Dickson, Yong Liu, Sergey V Rylov, Bing Dang, Cornelia K Tsang, Paul S Andry, John F Bulzacchelli, Herschel A Ainspan, Xiaoxiong Gu, Lavanya Turlapati, Michael P Beakes, Benjamin D Parker, John U Knickerbocker, Daniel J Friedman
Publication date
2012/4/3
Journal
IEEE Journal of Solid-State Circuits
Volume
47
Issue
4
Pages
884-896
Publisher
IEEE
Description
A source synchronous I/O system based on high-density silicon carrier interconnects is introduced. Benefiting from the advantages of advanced silicon packaging technologies, the system uses 50 μm-pitch μC4s to reduce I/O cell size and fine-pitch interconnects on silicon carrier to achieve record-breaking interconnect density. An I/O architecture is introduced with link redundancy such that any link can be taken out of service for periodic recalibration without interrupting data transmission. A timing recovery system using two phase rotators shared across all bits in a receive bus is presented. To demonstrate these concepts, an I/O chipset using this architecture is fabricated in 45 nm SOI CMOS technology. It includes compact DFE-IIR equalization in the receiver, as well as a new all-CMOS phase rotator. The chipset is mounted to a silicon carrier tile via Pb-free SnAg μ C4 solder bumps. Chip-to-chip communication is …
Total citations
201120122013201420152016201720182019202020212022202317913131013351922
Scholar articles
TO Dickson, Y Liu, SV Rylov, B Dang, CK Tsang… - IEEE Journal of Solid-State Circuits, 2012