Authors
Sai Kit Lau, Philip KT Mok, Ka Nang Leung
Publication date
2007/2/26
Journal
IEEE Journal of Solid-State Circuits
Volume
42
Issue
3
Pages
658-664
Publisher
IEEE
Description
A low-dropout regulator for SoC, with an advanced Q-reduction circuit to minimize both the on-chip capacitance and the minimum output-current requirement down to 100 muA, is introduced in this paper. The idea has been implemented in a standard 0.35-mum CMOS technology (V THN ap 0.55 V and |V THP | ap 0.75 V). The required on-chip capacitance is reduced to 6 pF, comparing to 25 pF for the case without Q-reduction circuit. From the experimental results, the proposed regulator-circuit implementation enables voltage regulation down to a 1.2-V supply voltage, and a dropout voltage of 200 mV at 100-mA maximum output current.
Total citations
200720082009201020112012201320142015201620172018201920202021202220232024914143125261622151218201817101596
Scholar articles
SK Lau, PKT Mok, KN Leung - IEEE Journal of Solid-State Circuits, 2007