Authors
Chiraz Trabelsi, Rabie Ben Atitallah, Samy Meftali, Jean-Luc Dekeyser, Abderrazek Jemai
Publication date
2011/12
Source
EURASIP Journal on Embedded Systems
Volume
2011
Pages
1-15
Publisher
Springer International Publishing
Description
As technology scales for increased circuit density and performance, the management of power consumption in system-on-chip (SoC) is becoming critical. Today, having the appropriate electronic system level (ESL) tools for power estimation in the design flow is mandatory. The main challenge for the design of such dedicated tools is to achieve a better tradeoff between accuracy and speed. This paper presents a consumption estimation approach allowing taking the consumption criterion into account early in the design flow during the system cosimulation. The originality of this approach is that it allows the power estimation for both white-box intellectual properties (IPs) using annotated power models and black-box IPs using standalone power estimators. In order to obtain accurate power estimates, our simulations were performed at the cycle-accurate bit-accurate (CABA) level, using SystemC. To make our …
Total citations
201220132014201520162017201820192020202120222023574684231342
Scholar articles
C Trabelsi, R Ben Atitallah, S Meftali, JL Dekeyser… - EURASIP Journal on Embedded Systems, 2011