Authors
B Neji, Y Aydi, R Ben-atitallah, S Meftaly, M Abid, JL Dykeyser
Publication date
2008/12/20
Conference
2008 3rd International Design and Test Workshop
Pages
11-16
Publisher
IEEE
Description
Multiprocessor system on chip is a concept that aims to integrate multiple hardware and software in a chip. multistage interconnection network is considered as a promising solution for applications which use parallel architectures integrating a large number of processors and memories. in this paper, we present a model of multistage interconnection network and a design of prototyping on FPGA. This enabled the comparison of the proposed model with the full crossbar network, and the estimation of performance in terms of area, latency and energy consumption. The Multistage Interconnection Networks are well adapted to MPSoC architecture. They meet the needs of intensive signal processing and they are scalable to connect a large number of modules.
Total citations
200920102011201220132014201520162017201844331111
Scholar articles
B Neji, Y Aydi, R Ben-atitallah, S Meftaly, M Abid… - 2008 3rd International Design and Test Workshop, 2008