Authors
Rabie Ben Atitallah, Smail Niar, Samy Meftali, Jean-Luc Dekeyser
Publication date
2007/8/21
Conference
13th IEEE International Conference on Embedded and Real-Time Computing Systems and Applications (RTCSA 2007)
Pages
525-533
Publisher
IEEE
Description
To use the tremendous hardware resources available in next generation multiprocessor systems-on-chip (MPSoC) efficiently, rapid and accurate design space exploration (DSE) methods are needed to evaluate the different design alternatives. In this paper, we present a framework that makes fast simulation and performance evaluation of MPSoC possible early in the design flow, thus reducing the time-to-market. In this framework and within the transaction level modeling (TLM) approach, we present a new definition of the timed programmer's view (PVT) level by introducing two complementary modeling sublevels. The first one, PVT transaction accurate (PVT-TA), offers a high simulation speedup factor over the cycle accurate bit accurate (CABA) level modeling. The second one, PVT event accurate (PVT-EA), provides a better accuracy with a still acceptable speedup factor. An MPSoC platform has been developed …
Total citations
2006200720082009201020112012201320142015201620172018201920202021202220231221072342431112211
Scholar articles
RB Atitallah, S Niar, S Meftali, JL Dekeyser - 13th IEEE International Conference on Embedded and …, 2007