Authors
Pieter JA Harpe, Cui Zhou, Yu Bi, Nick P Van der Meijs, Xiaoyan Wang, Kathleen Philips, Guido Dolmans, Harmke De Groot
Publication date
2011/5/19
Journal
IEEE Journal of Solid-State Circuits
Volume
46
Issue
7
Pages
1585-1595
Publisher
IEEE
Description
This paper presents an asynchronous SAR ADC for flexible, low energy radios. To achieve excellent power efficiency for a relatively moderate resolution, various techniques are introduced to reduce the power consumption: custom-designed 0.5 fF unit capacitors minimize the analog power consumption while asynchronous dynamic logic minimizes the digital power consumption. The variability of the custom-designed capacitors is estimated by a specialized CAD tool and verified by chip measurements. An implemented 8-bit prototype in a 90 nm CMOS technology occupies 228 μm × 240 μm including decoupling capacitors, and achieves an ENOB of 7.77 bit at a sampling frequency of 10.24 MS/s. The power consumption equals 26.3 μW from a 1 V supply, thus resulting in an energy efficiency of 12 fJ/conversion-step. Moreover, the fully dynamic design, which is optimized for low-leakage, leads to a standby power …
Total citations
2011201220132014201520162017201820192020202120222023202442025372438414530302937257
Scholar articles
PJA Harpe, C Zhou, Y Bi, NP Van der Meijs, X Wang… - IEEE Journal of Solid-State Circuits, 2011