Authors
Akash Kumar, Andreas Hansson, Jos Huisken, Henk Corporaal
Publication date
2007/4/16
Conference
2007 Design, Automation & Test in Europe Conference & Exhibition
Pages
1-6
Publisher
IEEE
Description
Multi-processor systems on chip (MPSoC) platforms are becoming increasingly more heterogeneous and are shifting towards a more communication-centric methodology. Networks on chip (NoC) have emerged as the design paradigm for scalable on-chip communication architectures. As the system complexity grows, the problem emerges as how to design and instantiate such a NoC-based MPSoC platform in a systematic and automated way. This paper presents an integrated flow to automatically generate a highly configurable NoC-based MPSoC for FPGA instantiation. The system specification is done on a high level of abstraction, relieving the designer of error-prone and time consuming work. The flow uses the state-of-the-art /Ethereal NoC, and silicon hive processing cores, both configurable at design- and run-time. The authors use this flow to generate a range of sample designs whose functionality has …
Total citations
20072008200920102011201220132014201520162017201820192020202131416161110747324212
Scholar articles
A Kumar, A Hansson, J Huisken, H Corporaal - 2007 Design, Automation & Test in Europe Conference …, 2007