Authors
Pui Ying Or, Ka Nang Leung
Publication date
2010/2/2
Journal
IEEE Journal of Solid-State Circuits
Volume
45
Issue
2
Pages
458-466
Publisher
IEEE
Description
An output-capacitorless low-dropout regulator (LDO) with a direct voltage-spike detection circuit is presented in this paper. The proposed voltage-spike detection is based on capacitive coupling. The detection circuit makes use of the rapid transient voltage at the LDO output to increase the bias current momentarily. Hence, the transient response of the LDO is significantly enhanced due to the improvement of the slew rate at the gate of the power transistor. The proposed voltage-spike detection circuit is applied to an output-capacitorless LDO implemented in a standard 0.35-¿m CMOS technology (where V THN ¿ 0.5 V and V THP ¿ -0.65 V). Experimental results show that the LDO consumes 19 ¿A only. It regulates the output at 0.8 V from a 1-V supply, with dropout voltage of 200 mV at the maximum output current of 66.7 mA. The voltage spike and the recovery time of the LDO with the proposed voltage-spike …
Total citations
2009201020112012201320142015201620172018201920202021202220232024231827214235372825212510191614