Authors
Marco Ho, Ka Nang Leung, Ki-Leung Mak
Publication date
2010/10/4
Journal
IEEE journal of solid-state circuits
Volume
45
Issue
11
Pages
2466-2475
Publisher
IEEE
Description
A power-efficient 90-nm low-dropout regulator (LDO) with multiple small-gain stages is proposed in this paper. The proposed channel-resistance-insensitive small-gain stages provide loop gain enhancements without introducing low-frequency poles before the unity-gain frequency (UGF). As a result, both the loop gain and bandwidth of the LDO are improved, so that the accuracy and response speed of voltage regulation are significantly enhanced. As no on-chip compensation capacitor is required, the active chip area of the LDO is only 72.5 m 37.8 m. Experimental results show that the LDO is capable of providing an output of 0.9 V with maximum output current of 50 mA from a 1-V supply. The LDO has a quiescent current of 9.3 A, and has significantly improvement in line and load transient responses as well as performance in power-supply rejection ratio (PSRR).
Total citations
2011201220132014201520162017201820192020202120222023202441231224102016121391198
Scholar articles